# Curriculum Vitae et Studiorum

# Giacomo Valente

# 1 Personal

| Date and Place of birth | : | 6th of August 1987, Pescara (PE)                         |  |
|-------------------------|---|----------------------------------------------------------|--|
| Address                 | : | Viale Duca degli Abruzzi 2, 67100 - L'Aquila (AQ), Italy |  |
| Mobile Phone            | : | $+39\ 349\ 0685728$                                      |  |
| E-mail                  | : | giacomo.valente@univaq.it                                |  |
|                         | : | giakomo.87 v@gmail.com                                   |  |

# 2 Current Position and Education

#### Current Position:

• Febbraio 2022 - present: Assistant Professor (Ricercatore Tempo Determinato ai sensi della legge 240/2010, art. 24, comma 3, lettera a - RTD-A) at Department of Information Engineering, Computer Science and Mathematics (DISIM) at University of L'Aquila. Title of the project "Pro.A.R.T.E. – Supporting the design of real-time embedded applications on heterogeneous multiprocessor platforms (SoC), allowing the optimization of task assignments on reconfigurable logic.".

#### Previous Positions:

- March 2020 February 2021: Post-Doc Research Fellow at Center of Excellence DEWS (Design Methodologies of Embedded controllers, Wireless interconnect and Systems-on-chip) at University of L'Aquila. Title of the project "HW-mechanism for run-time monitoring of embedded systems".
- January 2018 December 2019: Post-Doc Research Fellow at Center of Excellence DEWS at University of L'Aquila. Title of the project "Methodologies, tool and HW/SW mechanisms for run-time monitoring of embedded systems".
- November 2017 December 2017. Scientific collaboration with DEWS Center of Excellence at University of L'Aquila in the context of the project ECSEL-JU 737494 MegaMaRt2 for the design and implementation of a monitoring system able to provide run-time information with a specific trace format, described by a defined meta-model.
- November 2014 October 2017: PhD in "Information and Communication Technology" at Department of Information Engineering, Computer Science and Mathematics (DISIM) at University of L'Aquila.
- July 2015: Scientific collaboration with DEWS Center of Excellence at University of L'Aquila in the context of the project Artemis-JU 295371 CRAFTERS for the development of a HW/SW co-design tool.
- April 2014 October 2014: Scientific collaboration with DEWS Center of Excellence at University of L'Aquila in the context of the project Artemis-JU 295371 CRAFTERS for the development of a hardware monitoring system for heterogeneous SoC architectures.

# 3 Education and Qualifications

- July 2020. PhD School "2020 International Summer School on Advanced Computer Architecture and Compilation for High-Performance and Embedded Systems" (ACACES), organized by HIPEAC Network; main topic: design for reliability and design of accelerators for embedded systems targeting FPGAs.
- November 2014 October 2017. Ph.D. in "Information and Communication Technology" at University of L'Aquila. Title of the Thesis "A HW/SW Unified approach for Embedded Systems Monitoring", defended the 14th of May 2018.
- September 2019, 2018, 2017 (3 editions). PhD School "Cyber-Physical Systems Summer School", organized by University of Sassari, with lectures on the topic of safety, reliability, low-power design, contract-based design, and self-adaptive Cyber-Physical systems.
- *March 2018.* PhD School "2nd ARVI COST School on Run-time Verification", organized by INRIA; main topic: run-time verification and monitoring of Cyber-Physical systems.
- July 2016. PhD School "2016 Open Space Programming Language (SPL) Summer School", organized by Imperial College; main topic: hardware description languages to describe data-flow modelled systems.
- 22nd of July 2014. Laurea Magistrale (M.Sc. equivalent) with Laude in Electronic Engineering at University of L'Aquila. Title of the Thesis "FPGA hardware profiler design and implementation for monitoring multiprocessor SoC memory accesses".
- July 2011. Laurea (B.Sc. equivalent) in Electronic Engineering at University of L'Aquila. Title of the Thesis "Ultra-Wideband systems Radio Frequency Identification".
- June 2006. Diploma in Industrial Engineering in Electronic and Telecommunications, at "Istituto Tecnico Industriale Statate (ITIS) Luigi di Savoia", Chieti.
- Foreign Languages. In the following table there are the levels compliant with the European standard for foreign languages (https://europass.cedefop.europa.eu/resources/european-language-levels-cefr).

|         | Understanding | Speaking | Writing |
|---------|---------------|----------|---------|
| English | B2            | B2       | B2      |
| French  | B1            | B1       | B1      |

Table 1: Foreign languages.

# 4 Scientific Research activity

I am author and co-author of c.a. 50 national and international scientific peer-reviewed publications. The list of publications is reported in Section 6. My scientific production has obtained 130 citations with Hirsch index equal to 7 (Scopus) and 154 citations with Hirsch index equal to 8 (Google Scholar), last access 21st of October 2021.

#### 4.1 Results of Scientific Research activity

My main research thrusts are on the design of embedded systems and electronic design automation. To this end, I mainly worked on three areas, all targeting on-chip platforms: (i) FPGA Dynamic Partial Reconfiguration (DPR) for hard real-time systems [2,8,11,22]; (ii) run-time system analysis (monitoring systems, MONICA tool <sup>1</sup>) [1,3,5–7,9,10,13–15,19–21,26,30–32,36–38,40–45,48,49]; (iii) HW/SW Co-design (Hepsycode tool <sup>2</sup>) [4,12,16–18,23–25,27–29,33–35,39,46,47].

All the activities have been and are currently developed in collaboration with research institutions and industries. In the following, results of my research activities are briefly reported.

#### 4.1.1 DPR for real-time systems

The usage of custom circuits on reconfigurable architectures (e.g., FPGAs) allows a better control of the worst-case bound of tasks under execution, making them a candidate target for real-time systems. FPGAs also offer the capability, through the DPR process, of changing hardware at runtime, unlocking new design opportunities. To this end, I proposed a model to safely estimate the worst-case bound of the DPR process in a platform-independent way [2,22], and a framework that allows to better exploit the features of modern SoC architectures by hard real-time designers [8,11].

#### 4.1.2 On-chip monitoring systems

Embedded systems are characterized by the simultaneous optimization of many design metrics, that have led to the adoption of complex on-chip architectures. In this context, the development of on-chip monitoring systems is a key parameter to characterize the system at run-time. I first proposed, in a Ph.D. forum [7], a framework to support designers on the implementation of monitoring systems for embedded systems developed on FPGA. Then, the framework has been enriched with a high flexible hardware monitoring system [1, 19, 30]. The developed framework has been validated into real heterogeneous targets SoCs architectures, involving different use-cases from Industry [4,5,14,15] and Academic [26,27].

#### 4.1.3 HW/SW Co-design Tools

The area of HW/SW Co-design has been covered by my researches. In particular, I operated both on providing support for designers to select final target platforms and on implementing applications, keeping into account their functional and non-functional requirements. In particular, requirements span among different categories: speed-up requirements starting from a single-thread execution [4,25], real-time and mixed-criticality requirements [16, 18, 23, 24, 28, 29, 34, 35, 39].

#### 4.2 Scientific Collaborations

- June 2021 current. Scientific collaboration with Trevize company, sited in Vasto (Chieti). The collaboration is on the topic of efficient implementation of a neural network for age and gender recognition on resource constrained devices (for edge-computing applications in Cyber-Physical Systems), done in the context of the European project ECSEL-JU 877056 FRACTAL.
- July 2021 current. Scientific collaboration with MODIS company, sited in Rome. The collaboration is on the topic of techniques to efficient implement neural networks on resource

<sup>&</sup>lt;sup>1</sup>https://monicatool.cloud/

<sup>&</sup>lt;sup>2</sup>https://www.hepsycode.com/

constrained devices (for edge-computing applications in Cyber-Physical Systems), done in the context of the European project ECSEL-JU 877056 FRACTAL.

- June 2021 current. Scientific collaboration with the "Real-Time Systems" (ReTiS) research laboratory at Scuola Superiore Sant'Anna of Pisa. The collaboration is on the topic of development of models to safely estimate the worst-case bound of the DPR process on FPGA, when multiple actors share the same resource. The collaboration led to organizing a Ph.D. visiting (Ph.D. student Gabriella D'Andrea at DISIM Department, University of L'Aquila) at ReTiS Lab.
- January 2020 current. Scientific collaboration with "Grupo de Ingeniería Microelectrónica" research laboratory, at TEISA department of University of Cantabria (Spain). The collaboration is on the topic of efficient implementation of Cyber-Physical System, and led to publication of a scientific paper at international conference [13] and to the writing of a funded European project ((H2020-ECSEL-2020 101007350 AIDOaRT).
- September 2017 current. Scientific collaboration with "IDEA Lab" research laboratory at University of Sassari and research laboratory "Microelectronics and Bioengineering Lab" at University of Cagliari. The collaboration is on the topic of development of a tool to automate the implementation of FPGA accelerators, and led to the publication of one journal paper [1], one conference paper [9], one invited talk for the PROSSIMO project [44], writing of one funder European project (ECSEL-JU 783162 Fitoptivis), and presentation of several posters at international conferences.
- January 2019 December 2019. Scientific collaboration with electronic engineering research laboratory, Department of Industrial and Information Engineering and Economics (DIIIE) at University of L'Aquila. The collaboration was on the topic of development of a framework for the efficient implementation of Powerlink protocol compliant interfaces, and led to the publication of 1 journal paper [3].
- September 2018 September 2019. Scientific collaboration with Sundance company, sited in United Kingdom. The collaboration was in the context of development of monitoring systems to monitor the power of embedded platforms.
- March 2017 June 2017. Visiting Ph.D. at "Reconfiguration Computing Lab" at Simon Fraser University (Vancouver, BC, Canada) for the development of the following activities:
  - porting of necessary libraries to implement OpenMP based applications on an embedded multi-core processor (called PolyBlaze);
  - implementation of an indoor localization algorithm on PolyBlaze embedded multi-core processor on FPGA, using OpenMP.
- September 2017 April 2017. Scientific collaboration with Rapita Systems company, sited in United Kingdom. The collaboration was performed in the context of development of unobtrusive on-chip monitoring systems to estimate the worst-case execution time, by means of measurement-based techniques. The collaboration led to one international conference paper [15], and happened in the context of the European project Artemis-JU 295371 CRAFTERS.
- March 2015 March 2017. Scientific collaboration with Thales Italy company. The collaboration was performed in the context of development of an embedded platform for efficient implementation of indoor localization algorithms. The collaboration led to an international journal paper [4] and one international conference paper [19], and has been done in the context of the European project Artemis-JU 295371 CRAFTERS.

#### 4.3 Scientific activities and scientific organization activities

#### 4.3.1 Scientific activities

- Invited Speaker for Summer School PhD School "CPSIoT 2021". Title of the talk "Dataflow-Based Toolchain for Adaptive Hardware Accelerators Deployment and Monitoring", Budva (Montenegro), 8 June 2021.
- Invited Tutorial for Summer School: PhD School "2020 Cyber-Physical Systems Summer School", organized by University of Sassari. Title of the tutorial "Monitorable accelerators on FPGA", Pula, September 2020.
- Invited Speaker for training day speaker for PROSSIMO project, Title of the talk "Architetture eterogenee on-chip riconfigurabili: analisi, sviluppo e caratterizzazione del loro comportamento con sistemi di monitoring", Sassari, 18 February 2020.
- Speaker: DATE2021, DAC2021, HIPEAC2020, DATE2020, IWES2018, DAC2017, RTSI2016, PDP2016, IWES2016, DATE2016, WISES2015, FPL2015, DATE2015.
- Scientific Reviewer: Future Generation Computer Systems (Elsevier, international journal), Microprocessor and Microsystems (Elsevier, international journal), Computers in Biology and Medicine (Elsevier, international journal), International Symposium on Circuit and Systems (ISCAS, international conference), Research and Technologies for Society and Industry (RTSI, international conference), Mediterranean Embedded Computing Confence (MECO, international conference).

#### 4.3.2 Scientific organization activities

• *Tutorial Organizer*: Title of the tutorial "HEPSYCODE: HW/SW Co-Design of Heterogeneous Parallel Dedicated Systems" at HIPEAC 2018 (January 2018, Manchester) and HIPEAC 2019 (January 2019, Valencia) international conference.

#### 4.4 Scientific involvement in international and national research projects

- Scientific Collaboration "ECSEL-JU 877056 FRACTAL Cognitive Fractal and Secure Edge Based On Unique Open-Safe-Reliable-Low Power Hardware Platform Node" project. I am currently working on the University of L'Aquila internal activities related to the development of an edge-computing platform able to execute artificial intelligence applications in a distributed way, without accessing the cloud.
- Task Leader "ECSEL-JU 783162 Fitoptivis From the cloud to the edge smart Integration and Optimization Technologies for highly efficient Image and Video processing Systems" project. I am currently Task Leader of the Task 4.2: Model driven monitoring, profiling and measuring, where I am coordinating all the activities for the development of a framework for the monitoring of Cyber-Physical Systems implemented on cloud-edge platforms. I have been editor of D4.3 and D4.4 Deliverables, both titled "Monitoring, profiling, measuring and reconfiguration support for real time quality and resource management".
- Scientific Collaboration "ECSEL-JU 737494 MegaMaRt2 Mega-Modelling at Run-time" project. I worked on the University of L'Aquila scientific activities for the development of a monitoring system for run-time verification.

- Scientific Collaboration "Artemis-JU 295371 CRAFTERS ConstRaint and Application driven Framework for Tailoring Embedded Real-time Systems" project. I worked on the University of L'Aquila scientific actitivies for the development of monitoring systems for profiling and worst-case execution time estimation.
- Advisory Board Member "Horizon 2020 688403 TULIPP Toward Ubiquitous Low-Power Image Processing Platforms" project.

#### 4.5 Editor for journals

• Guest Editor – (1) Special Issue "Electronic System-Level HW/SW Co-Design of Power-Aware Embedded Systems" for the Journal of Low Power Electronics and Applications (MDPI) (international journal). (2) Special Issue "New Trends in Embedded System and Technology" for the Journal of Applied Sciences (MDPI) (international journal).

#### 4.6 Honours and awards for scientific activities

- Best Conference Poster. Best poster award at international conference DSD 2018, August 2018, for the poster "Design Space Exploration for Mixed-Criticality Embedded Systems considering Hypervisor-based SW Partitions".
- Best Conference Paper. Best paper award at the international conference ECYPS 2018, June 2018, for the paper "HEPSIM: an ESL HW/SW Co-Simulator/Analysis Tool for Heterogeneous Parallel Embedded System".
- Award for research project. IEEE Young Professional award for the proposal "Adaptive Profiling Hardware Sub-system" at the International Conference RTSI 2016, September 2016.

#### 4.7 Tutoring for PhD Students

• 2018 - current: technical responsible for the PhD student in "Information and Communication Technology" Gabriella D'Andrea, at DISIM department, University of L'Aquila.

#### 4.8 Membership

• 2015 - current: member of Hipeac European network (High Performance and Embedded Architecture and Compilation), for which I contributed with different posters, presentations, and articles on newsletter about my research activities.

### 5 Teaching activities

#### 5.1 Academic teaching activity

- 2022. Co-lecturer for "Calcolatori Elettronici" course (2 CFU/6 CFU, 15 hours), Bachelor of Science curriculum in Information Engineering, University of L'Aquila.
- 2022. Co-lecturer for "Basi di Dati 2" course (2 CFU/9 CFU, 15 hours), Master of Science curriculum in Computer and Systems Engineering, University of L'Aquila.
- 2021. Seminar at "Basi di Dati 2" course, Master of Science curriculum in Computer Engineering, University of L'Aquila.

- 2019. Co-lecturer for "Digital Electronic Systems" course (6 CFU/9 CFU, 60 hours), Master of Science curriculum in Telecommunication Engineering, University of L'Aquila (1 edition).
- 2014-2021. Assistant professor for "Embedded Systems" course (1 CFU/9CFU, 10 hours), Master of Science curriculum in Telecommunication Engineering, University of L'Aquila (8 editions).
- 2019. Assistant professor for "Elettronica dei Sistemi Digitali 2" course (1 CFU/9 CFU, 10 hours), Master of Science curriculum in Electronic Engineering, University of L'Aquila (1 edition).
- 2017-2018. Assistant professor for "Digital Electronic Systems" course (3 CFU/6 CFU, 30 hours), Master of Science curriculum in Telecommunication Engineering, University of L'Aquila (2 editions).
- 2017-2018. Seminar at "Elettronica dei Sistemi Digitali 2" course, Master of Science curriculum in Electronic Engineering, University of L'Aquila (2 editions).

#### 5.2 Tutoring and co-tutoring

Co-tutoring of 13 Bachelor and Master of Science Thesis at University of L'Aquila and responsible for technical aspect of the ICT Ph.D student Gabriella D'Andrea (XXXIV cycle) at University od L'Aquila.

#### 5.3 Other teaching activities

- 2021 Invited talk at PhD School "CPSIoT 2021". Title of the talk "Dataflow-Based Toolchain for Adaptive Hardware Accelerators Deployment and Monitoring", Budva (Montenegro).
- 2020: Invited tutorial at PhD school "2020 Cyber-Physical Systems Summer School", organized by University of Sassari. Title of the tutorial "Monitorable accelerators on FPGA".
- 2020 speaker for PROSSIMO project, Title of the talk "Architetture eterogenee on-chip riconfigurabili: analisi, sviluppo e caratterizzazione del loro comportamento con sistemi di monitoring".
- 2015 Course "Parallel Programming Libraries" at Thales Italy company, 7 hours.

## 6 Publication List

#### References

- G. Valente, T. Fanni, C. Sau, T. D. Mascio, L. Pomante, and F. Palumbo, "A composable monitoring system for heterogeneous embedded platforms," ACM Trans. Embed. Comput. Syst., vol. 20, no. 5, 2021. [Online]. Available: https://doi.org/10.1145/3461647
- [2] G. Valente, T. Di Mascio, G. D'Andrea, and L. Pomante, "Dynamic partial reconfiguration profitability for real-time systems," *IEEE Embedded Systems Letters*, pp. 1–1, 2020.
- [3] G. Valente, V. Muttillo, M. Muttillo, G. Barile, A. Leoni, W. Tiberti, and L. Pomante, "Spof—slave powerlink on fpga for smart sensors and actuators interfacing for industry 4.0 applications," *Energies*, vol. 12, no. 9, 2019. [Online]. Available: https://www.mdpi.com/1996-1073/12/9/1633
- [4] V. Muttillo, G. Valente, F. Federici, L. Pomante, M. Faccio, C. Tieri, and S. Ferri, "A design methodology for soft-core platforms on fpga with smp linux, openmp support, and distributed hardware profiling system," *EURASIP Journal on Embedded Systems*, vol. 2016, no. 1, p. 15, 2016. [Online]. Available: https://doi.org/10.1186/s13639-016-0051-9
- [5] C. Sau, C. Rinaldi, L. Pomante, F. Palumbo, G. Valente, T. Fanni, M. Martinez, F. van der Linden, T. Basten, M. Geilen, G. Peeren, J. Kadlec, P. Jääskeläinen, L. Bulej, F. Barranco, J. Saarinen, T. Säntti, M. K. Zedda, V. Sanchez, S. T. Nikkhah, D. Goswami, G. Amat, L. Maršík, M. van Helvoort, L. Medina, Z. Al-Ars, and A. de Beer, "Design and management of image processing pipelines within cps: acquired experience towards the end of the fitoptivis ecsel project," *Microprocessors and Microsystems*, p. 104350, 2021. [Online]. Available: https://www.sciencedirect.com/science/article/pii/S014193312100507X
- [6] G. Valente, P. Giammatteo, V. Muttillo, L. Pomante, and T. D. Mascio, "A lightweight, hardware-based support for isolation in mixed-criticality Network-on-Chip architectures," Advances in Science, Technology and Engineering Systems Journal, vol. 4, no. 4, pp. 561–573, 2019.
- [7] G. Valente, "A framework for integrated monitoring of real-time embedded soc," in 25th International Conference on Field Programmable Logic and Applications (FPL), 2015, pp. 1-2.
- [8] G. D'Andrea and G. Valente, "Work-in-progress: Cyber-physical systems and dynamic partial reconfiguration scalability: opportunities and challenges," in 2020 IEEE Real-Time Systems Symposium (RTSS), 2020, pp. 399–402.
- [9] G. Valente, T. Fanni, C. Sau, and F. Di Battista, "Layering the monitoring action for improved flexibility and overhead control: work-in-progress," in 2020 International Conference on Hardware/Software Codesign and System Synthesis (CODES+ISSS), 2020, pp. 18–20.
- [10] G. Valente, T. Di Mascio, L. Pomante, and V. Stoico, "An esl methodology for hw/sw codesign of monitorable embedded systems: the "design for monitorability" project - workin-progress," in 2020 International Conference on Hardware/Software Codesign and System Synthesis (CODES+ISSS), 2020, pp. 40–42.

- [11] G. D'Andrea, G. Valente, L. Pomante, and T. Di Mascio, "An investigation of dynamic partial reconfiguration offloading in hard real-time systems," in 2021 24th Euromicro Conference on Digital System Design (DSD), 2021, pp. 192–198.
- [12] V. Muttillo, G. Valente, and L. Pomante, "Design space exploration for mixed-criticality embedded systems considering hypervisor-based sw partitions," in 2018 21st Euromicro Conference on Digital System Design (DSD), 2018, pp. 740–744.
- [13] V. Muttillo, G. Valente, L. Pomante, H. Posadas, J. Merino, and E. Villar, "Run-time monitoring and trace analysis methodology for component-based embedded systems design flow," in 2020 23rd Euromicro Conference on Digital System Design (DSD). Los Alamitos, CA, USA: IEEE Computer Society, 2020, pp. 117–125. [Online]. Available: https://doi.ieeecomputersociety.org/10.1109/DSD51259.2020.00029
- [14] L. Pomante, F. Palumbo, C. Rinaldi, G. Valente, C. Sau, T. Fanni, F. v. d. Linden, T. Basten, M. Geilen, G. Peeren, J. Kadlec, P. Jääskeläinen, M. Martinez, J. Saarinen, T. Säntti, M. K. Zedda, V. Sanchez, D. Goswami, Z. Al-Ars, and A. d. Beer, "Design and management of image processing pipelines within cps: 2 years of experience from the fitoptivis ecsel project," in 2020 23rd Euromicro Conference on Digital System Design (DSD), 2020, pp. 378–385.
- [15] G. Valente, M. Rotondi, and V. Muttillo, "Time bands: A software approach for timing analysis on resource constrained systems," in *Proceedings of the 8th ACM/SPEC on International Conference on Performance Engineering*, ser. ICPE '17. ACM, 2017, pp. 161–162. [Online]. Available: http://doi.acm.org/10.1145/3030207.3053665
- [16] V. Muttillo, G. Valente, and L. Pomante, "Criticality-aware design space exploration for mixed-criticality embedded systems," in *Companion of the 2018 ACM/SPEC International Conference on Performance Engineering*, ser. ICPE '18. ACM, 2018, pp. 45–46. [Online]. Available: http://doi.acm.org/10.1145/3185768.3185769
- [17] V. Muttillo, G. Valente, L. Pomante, V. Stoico, F. D'Antonio, and F. Salice, "Cc4cs: An off-the-shelf unifying statement-level performance metric for hw/sw technologies," in *Companion of the 2018 ACM/SPEC International Conference on Performance Engineering*, ser. ICPE '18. ACM, 2018, pp. 119–122. [Online]. Available: http://doi.acm.org/10.1145/3185768.3186291
- [18] D. Di Pompeo, E. Incerto, V. Muttillo, L. Pomante, and G. Valente, "An efficient performance-driven approach for hw/sw co-design," in *Proceedings of the 8th ACM/SPEC* on International Conference on Performance Engineering, ser. ICPE '17. ACM, 2017, pp. 323–326. [Online]. Available: http://doi.acm.org/10.1145/3030207.3030239
- [19] G. Valente, V. Muttillo, L. Pomante, F. Federici, M. Faccio, A. Moro, S. Ferri, and C. Tieri, "A flexible profiling sub-system for reconfigurable logic architectures," in 2016 24th Euromicro International Conference on Parallel, Distributed, and Network-Based Processing (PDP), 2016, pp. 373–376.
- [20] T. Di Mascio, F. Caruso, L. Tarantino, and G. Valente, "Monica vision: An approach, a model and the interactive tools for cyber-physical systems designers," in *CHItaly 2021:* 14th Biannual Conference of the Italian SIGCHI Chapter, ser. CHItaly '21. Association for Computing Machinery, 2021. [Online]. Available: https://doi.org/10.1145/3464385.3464778
- [21] F. Caruso, T. Di Mascio, S. Peretti, L. Pomante, and G. Valente, "Monica "on-the-job" technology-enhanced learning environment: An empirical evaluation," in *Methodologies and*

Intelligent Systems for Technology Enhanced Learning, 11th International Conference, F. De la Prieta, R. Gennari, M. Temperini, T. Di Mascio, P. Vittorini, Z. Kubincova, E. Popescu, D. Rua Carneiro, L. Lancia, and A. Addone, Eds. Cham: Springer International Publishing, 2022, pp. 54–64.

- [22] G. D'Andrea, T. Di Mascio, and G. Valente, "Self-adaptive loop for cpss: is the dynamic partial reconfiguration profitable?" in 2019 8th Mediterranean Conference on Embedded Computing (MECO), 2019, pp. 1–5.
- [23] D. Ciambrone, V. Muttillo, L. Pomante, and G. Valente, "Hepsim: An esl hw/sw cosimulator/analysis tool for heterogeneous parallel embedded systems," in 2018 7th Mediterranean Conference on Embedded Computing (MECO), 2018, pp. 1–6.
- [24] V. Muttillo and G. Valente, "Injecting hypervisor-based software partitions into design space exploration activities considering mixed-criticality requirements," in 2018 7th Mediterranean Conference on Embedded Computing (MECO), 2018, pp. 1–5.
- [25] M. Faccio, F. Federici, G. Marini, V. Muttillo, L. Pomante, and G. Valente, "Design and validation of multi-core embedded systems under time-to-prototype and high performance constraints," in *IEEE 2nd International Forum on Research and Technologies for Society and Industry Leveraging a better tomorrow (RTSI)*, 2016, pp. 1–1.
- [26] P. Giammatteo, G. Valente, and A. D'Ortenzio, "An intelligent informative totem application based on deep cnn in edge regime," in *Applications in Electronics Pervading Industry, En*vironment and Society, S. Saponara and A. De Gloria, Eds. Cham: Springer International Publishing, 2020, pp. 191–198.
- [27] F. Federici, M. Micozzi, V. Muttillo, L. Pomante, and G. Valente, "Simulation-based analysis of a hardware mechanism to support isolation in mixed-criticality network on chip," in 2017 European Modelling Symposium (EMS), 2017, pp. 185–190.
- [28] V. Muttillo, G. Valente, D. Ciambrone, V. Stoico, and L. Pomante, "Hepsycode-rt: A real-time extension for an esl hw/sw co-design methodology," in *Proceedings of the Rapido'18 Workshop* on Rapid Simulation and Performance Evaluation: Methods and Tools, ser. RAPIDO '18. ACM, 2018, pp. 6:1–6:6. [Online]. Available: http://doi.acm.org/10.1145/3180665.3180670
- [29] V. Muttillo, G. Valente, and L. Pomante, "Criticality-driven design space exploration for mixed-criticality heterogeneous parallel embedded systems," in *Proceedings of the 9th* Workshop and 7th Workshop on Parallel Programming and RunTime Management Techniques for Manycore Architectures and Design Tools and Architectures for Multicore Embedded Computing Platforms, ser. PARMA-DITAM '18. ACM, 2018, pp. 63–68. [Online]. Available: http://doi.acm.org/10.1145/3183767.3183782
- [30] A. Moro, F. Federici, G. Valente, L. Pomante, M. Faccio, and V. Muttillo, "Hardware performance sniffers for embedded systems profiling," in 12th International Workshop on Intelligent Solutions in Embedded Systems (WISES), 2015, pp. 29–34.
- [31] G. Valente, V. Muttillo, L. Pomante, M. Faccio, and F. Federici, "4-core leon 3 with linux operating system, openmp library and hardware profiling system," in University Booth at Design Automation and Test in Europe (DATE), 2015.
- [32] V. Muttillo, F. Federici, L. Pomante, G. Valente, M. Faccio, and C. Tieri, "Enhancing an fpga-based smp embedded platform with openmp support and unobtrusive system monitor," in *Work in Progress Session at Euromicro Conference on Digital System Design (DSD)*, 2015.

- [33] V. Stoico, V. Muttillo, G. Valente, L. Pomante, and F. D'Antonio, "Cc4cs: A unifying statement-level performance metric for hw/sw technologies," in Work in Progress Session at EUROMICRO Conference on Digital System Design (DSD), 2017.
- [34] D. Ciambrone, V. Muttillo, G. Valente, and L. Pomante, "Hw/sw co-simulator for embedded heterogeneous parallel systems," in Work in Progress Session at EUROMICRO Conference on Digital System Design (DSD), 2017.
- [35] D. Casalena, F. Federici, L. Pomante, G. Valente, D. Andreetti, and D. Pascucci, "Exploiting paravirtualization to support time and space isolation in multi-core platforms for the avionic domain," in Work in Progress Session at Euromicro Conference on Digital System Design (DSD), 2015.
- [36] G. Valente, A. Bufalino, V. Muttillo, F. Federici, L. Pomante, and M. Faccio, "Which watch over heterogeneous multicore ics to diagnose harmful stalls," in Work in Progress Session at 24th Euromicro International Conference on Parallel, Distributed, and Network-Based Processing (PDP), 2016.
- [37] G. Valente, A. Bufalino, V. Muttillo, M. Santic, L. Pomante, M. Faccio, and F. Federici, "Aiphs, adaptive profiling hardware sub-system," in *University Booth at Design Automation* and Test in Europe (DATE), 2016.
- [38] G. Valente, V. Muttillo, A. Bufalino, M. Santic, L. Pomante, M. Faccio, and F. Federici, "Aloop - amp system: 2-cores arm cortex a9/linux os and 4-cores leon3/linux os, openmp library and hardware profiling system," in University Booth at Design Automation and Test in Europe (DATE), 2016.
- [39] D. Ciambrone, V. Muttillo, G. Valente, and L. Pomante, "Hepsycode a system-level methodology for hw/sw co-design of heterogeneous parallel dedicated systems," in University Booth at Design Automation and Test in Europe (DATE), 2017.
- [40] G. Valente, "F-omp a feedback monitoring infrastructure for openmp on embedded systems," in *Demo Session at Design Automation Conference (DAC)*, 2017.
- [41] —, "A hw/sw unified approach for embedded systems monitoring," in *Presentation at 3rd Italian Workshop on Embedded Systems (IWES)*, 2018.
- [42] G. Valente, A. Bufalino, V. Muttillo, M. Santic, L. Pomante, M. Faccio, and F. Federici, "Aiphs
  - adaptive profiling hardware sub-system," in *Demo Session at 2nd International Forum on Research and Technologies for Society and Industry Leveraging a better tomorrow (RTSI)*,
  2016.
- [43] G. Valente, "An eda framework to support monitoring actions on embedded systems," in *Presentation at 1st Italian Workshop on Embedded Systems (IWES)*, 2016.
- [44] T. Fanni, C. Sau, and G. Valente, Progetto PROSSIMO: Architetture eterogenee on-chip riconfigurabili: analisi, sviluppo e caratterizzazione del loro comportamento con sistemi di monitoring, 2019. [Online]. Available: http://www.p-arch.it/handle/11050/1426
- [45] G. Valente, V. Muttillo, L. Pomante, A. Moro, and F. Federici, "Which watch over heterogeneous multicore ics to diagnose harmful stalls," in *Demo Session at 1st International Forum* on Research and Technologies for Society and Industry (RTSI), 2015.

- [46] V. Muttillo, G. Valente, P. Serri, L. Pomante, and F. Federici, "A model-based esl hw/sw co-design framework for mixed-criticality systems," 2016.
- [47] F. Federici, V. Muttillo, L. Pomante, G. Valente, D. Andreetti, and D. Pascucci, "Implementing mixed-critical applications on next generation multicore aerospace platforms," in *EMC2* Summit at CPS Week, 2013.
- [48] G. Valente, T. Fanni, C. Sau, C. Rubattu, F. Palumbo, and L. Pomante, "Joining flexible monitors with heterogeneous architectures," in University Booth at Design Automation and Test in Europe (DATE), 2020.
- [49] —, "Joining flexible monitors with heterogeneous architectures," in University Booth at Design Automation and Test in Europe (DATE), 2021.

L'Aquila, 5th of June 2021.

Giacomo Valente